## Alaa Nabil:

| SWI                                |                    | 10 |                                                     |
|------------------------------------|--------------------|----|-----------------------------------------------------|
| B/BL                               |                    | 10 |                                                     |
| Barrel Shifter                     | Immediate          | 10 |                                                     |
|                                    | Shifted Register – | 0  | Not implemented                                     |
|                                    | 5 bit Shift        |    |                                                     |
|                                    | Shifted Register – |    | Not implemented                                     |
|                                    | Bottom byte of     | 0  |                                                     |
|                                    | another register   |    |                                                     |
| Conditional Execution              |                    | 0  | Not implemented                                     |
| Data Processing<br>Instruction     | ADD, ADDC          | 9  | Not all instruction are implemented,                |
|                                    |                    |    | Set Status Flags not checked correctly.             |
|                                    | TST, TEQ, CMP      | 0  | Not implemented                                     |
|                                    | and CMN            | U  |                                                     |
| MUL and MULA                       |                    | 9  | Excellent special when you implemented "ensuring    |
|                                    |                    |    | operands restrictions", except updating the Z and N |
|                                    |                    |    | flags are in correct.                               |
| Single Data Transfer               |                    | 9  | STRB, LDRB not implemented therefor little endian   |
|                                    |                    |    | not implemented                                     |
|                                    |                    |    | shifted register addressing mode not implemented    |
| These marks are not set to be      |                    |    | Such perfection and caring even for the tiniest     |
| summed up. i.e. larger sum doesn't |                    |    | details.                                            |
| indicate better implementation     |                    |    |                                                     |